6.004 Computation Structures Spring 2009

For information about citing these materials or our Terms of Use, visit: http://ocw.mit.edu/terms.



<u>Problem 1.</u> Consider the following circuit that implements the 2-input function H(A,B):

A.  $\star$  Fill in the following truth table for H:

| Α | B | H |
|---|---|---|
| 0 | 0 |   |
| 0 | 1 |   |
| 1 | 0 |   |
| 1 | 1 |   |

| Α | B | H |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

B.  $\star$  Give a sum-of-products expression that corresponds to the truth table above.

The equation has one product term for each line of the truth table where H(A,B) = 1. Each product term contains two literals, one for each of the two inputs.

 $H = \overline{A^*B} + A^*B + \overline{A^*B}$ 

C.  $\star$  Using the following table of timing specifications for each component, what are t<sub>CD</sub>, t<sub>PD</sub> and t<sub>R</sub> for the circuit shown above?

| gate | t <sub>CD</sub> | t <sub>PD</sub> | t <sub>R</sub> | t <sub>F</sub> |
|------|-----------------|-----------------|----------------|----------------|
| Ι    | 3ps             | 15ps            | 8ps            | 5ps            |
| ND2  | 5ps             | 30ps            | 11ps           | 7ps            |
| AN2  | 12ps            | 50ps            | 13ps           | 9ps            |
| NR2  | 5ps             | 30ps            | 7ps            | 11ps           |
| OR2  | 12ps            | 50ps            | 9ps            | 13ps           |

 $t_{CD} = cd(NR2) + cd(NR2) + cd(ND2) = 15ps$ 

= minimum considering all paths from inputs to output

$$t_{PD} = pd(AN2) + pd(NR2) + pd(ND2) = 110ps$$

= maximum considering all paths from inputs to output

 $t_r = r(ND2) = 11ps$ 

= rise time of gate that drives output

## Problem 2. Gates and Boolean equations

A. Show the Boolean equation for the function F described by the following circuit:



Figure by MIT OpenCourseWare.

 $F(A,B,C,D) = A^*B + A^*C^*D + A^*B^*C$ 

B. ★ Consider the circuit shown below. Each of the control inputs, C0 through C3, must be tied to a constant, either 0 or 1.



Figure by MIT OpenCourseWare.

What are the values of C0 through C3 that would cause F to be the *exclusive OR* of A and B?

We want F to be 1 when A=1 and B=0, or when A=0 and B=1. So C0 = 0, C1 = 1, C2 = 1, C3 = 0.

C. 🖈 Can any arbitrary Boolean function of A and B be realized through appropriate wiring of the control signals C0 through C3?

Yes. This circuit implements a 4-input MUX with its two select lines connected to A and B. By choosing the appropriate values for C0 through C3 we can implement any of the 16 possible Boolean functions of A and B.

D. Give a sum-of-products expression for each of the following circuits:



Figure by MIT OpenCourseWare.

 $(A) = \overline{A} \cdot B + \overline{B} + C$   $(B) = \overline{A} \cdot C + \overline{B} \cdot C$   $(C) = \overline{A} \cdot C + B \cdot \overline{C}$   $(D) = \overline{A} \cdot B + A \cdot \overline{C} \cdot D + A \cdot \overline{B} \cdot C$   $(E) = \overline{A} \cdot \overline{D} + B \cdot C + B \cdot \overline{D}$ 

E. Give a canonical sum-of-products expression for the Boolean function described by each truth table below

| A | В | C | F(A, B, C) | A | В | C   | G(A, B, C) |
|---|---|---|------------|---|---|-----|------------|
| 0 | 0 | 0 | 1          | 0 | 0 | 0   | 0          |
| 0 | 0 | 1 | 0          | 0 | 0 | 8.1 | 0          |
| 0 | 1 | 0 | 0          | 0 | 1 | 0   | 0          |
| 0 | 1 | 1 | 0          | 0 | 1 | 01  | 1          |
| 1 | 0 | 0 | 1          | 1 | 0 | 0   | Ó          |
| 1 | 0 | 1 | 1          | 1 | 0 | 0.1 | 1          |
| 1 | 1 | 0 | 0          | 1 | 1 | 0   | 1          |
| 1 | 1 | 1 | 1          | 1 | 1 | 1   | 1          |

We can construct a sum-of-products expression from a truth table by writing down a product term for each line of the table where the output is 1. Each product term contains all the input variables: directly (ie, "A") if that variable is 1 for this line of the truth table, or negated (ie, "not A") if that variable is 0 for this line of the truth table. We then OR the product terms together to get the final expression:

 $F(A,B,C) = \overline{A*B*C} + A*\overline{B*C} + A*\overline{B*C} + A*B*C$   $G(A,B,C) = \overline{A*B*C} + A*\overline{B*C} + A*B*C + A*B*C$ 

F. We've seen that there are a total of sixteen 2-input Boolean functions. How many 5-input Boolean functions are there?

There are  $2^{2^5} = 2^{32}$  5-input boolean functions. To see why, recall that the truth table for a 5-input function will have 32 rows, one for each possible combination of the 5 inputs. The output column for each row can be filled in with one of two choices ("0" or "1"), for a total of  $2^{32}$  possible ways of filling in the output column for all 32 rows.

<u>Problem 3.</u> A priority encoder has inputs that are assigned some predetermined order. The output is the binary encoding of the first "1" valued input from the ordered list, and it is zero otherwise.

A.  $\star$  Give the truth table for a 3-input priority encoder.

Assume the inputs are A, B, C with A having priority 3, B priority 2 and C priority 1:

В C P1 P0 Α 0 1 0 | 

1 0 1 | 1 1 1 1 0 | 1 1 1 1 1 | 1 1

B. **★** Give a sum of products realization of this priority encoder.

 $P1 = \overline{A^*B^*C} + \overline{A^*B^*C} + \overline{A^*B^*C} + \overline{A^*B^*C} + \overline{A^*B^*C} + \overline{A^*B^*C} + \overline{A^*B^*C} = A + B$  $P0 = \overline{A^*B^*C} + \overline{A^*B^*C} + \overline{A^*B^*C} + \overline{A^*B^*C} + \overline{A^*B^*C} = A + \overline{B^*C}$ 

Problem 4. Suppose we are building circuits using only the following three components:

- inverter: tcd = 0.5ns, tpd = 1.0ns, tr = tf = 0.7ns
- 2-input NAND: tcd = 0.5ns, tpd = 2.0ns, tr = tf = 1.2ns
- 2-input NOR: tcd = 0.5ns, tpd = 2.0ns, tr = tf = 1.2ns

Consider the following circuit constructed from an inverter and four 2-input NOR gates:



A.  $\star$  What is t<sub>PD</sub> for this circuit?

 $t_{PD}$  for the circuit is the maximum cumulative propagation delay considering all paths from any input to any output. In this circuit, the longest path involves three 2-input NAND gates with a cummulative  $t_{PD} = 6$ ns.

B.  $\star$  What is t<sub>CD</sub> for this circuit?

 $t_{CD}$  for the circuit is the minimum cumulative contamination delay considering all paths from any input to any output. In this circuit, the shortest path involves two 2-input NAND gates with a cumulative  $t_{CD} = 1$ ns.

C.  $\star$  What is the output rise time for this circuit?

The output rise time is determined by tr of the gate connected to OUT. In this case, it's a 2-input NAND with tr = 1.2ns.

D. X What is t<sub>PD</sub> of the *fastest* equivalent circuit (i.e., one that implements the same function) built using only the three components listed above?

The most straightforward way to determine the functionality of a circuit is to build a truth table:

Α В OUT \_\_\_\_\_ \_\_\_\_ 0 0 1 0 1 0 1 0 1 0 1 1

from which we can see that OUT = not B. We can implement this with a single inverter that has a  $t_{PD} = 1ns$ .

<u>Problem 5.</u> Suppose that each component in the circuit below has a propagation delay (tpd) of 10ns, a contamination delay (tcd) of 1ns, and negligable rise and fall times. Suppose initially that all four inputs are 1 for a long time and then the input D changes to 0.



Figure by MIT OpenCourseWare.

A. Draw a waveform plot showing how X, Y, Z, W and Q change with time after the input transition on D. First assume that the gates are *not* lenient. How will the waveforms change if the gates are lenient?

Waveforms with non-lenient gates:



Waveforms with lenient gates:



where we see that X doesn't change since the value of A is sufficient to determine the value of X.

## Problem 6. The Mysterious Circuit X

A. Determine the function of the Circuit X, below, by writing out and examining its truth table. Give a minimal sum-of-products Boolean expression for each output.



| A <sub>2</sub> | A <sub>1</sub> | <b>B</b> <sub>2</sub> | B <sub>1</sub> | P <sub>8</sub> | P <sub>4</sub> | P <sub>2</sub> | <b>P</b> <sub>1</sub> |
|----------------|----------------|-----------------------|----------------|----------------|----------------|----------------|-----------------------|
| 0              | 0              | 0                     | 0              | 0              | 0              | 0              | 0                     |
| 0              | 0              | 0                     | 1              | 0              | 0              | 0              | 0                     |
| 0              | 0              | 1                     | 0              | 0              | 0              | 0              | 0                     |
| 0              | 0              | 1                     | 1              | 0              | 0              | 0              | 0                     |
| 0              | 1              | 0                     | 0              | 0              | 0              | 0              | 0                     |
| 0              | 1              | 0                     | 1              | 0              | 0              | 0              | 1                     |
| 0              | 1              | 1                     | 0              | 0              | 0              | 1              | 0                     |
| 0              | 1              | 1                     | 1              | 0              | 0              | 1              | 1                     |
| 1              | 0              | 0                     | 0              | 0              | 0              | 0              | 0                     |
| 1              | 0              | 0                     | 1              | 0              | 0              | 1              | 0                     |
| 1              | 0              | 1                     | 0              | 0              | 1              | 0              | 0                     |
| 1              | 0              | 1                     | 1              | 0              | 1              | 1              | 0                     |
| 1              | 1              | 0                     | 0              | 0              | 0              | 0              | 0                     |
| 1              | 1              | 0                     | 1              | 0              | 0              | 1              | 1                     |
| 1              | 1              | 1                     | 0              | 0              | 1              | 1              | 0                     |
| 1              | 1              | 1                     | 1              | 1              | 0              | 0              | 1                     |

$$\begin{split} P_8 &= A_2 A_1 B_2 B_1 \\ P_4 &= A_2 B_2 \overline{B_1} + A_2 \overline{A_1} B_2 \\ P_2 &= A_2 \overline{B_2} B_1 + A_2 \overline{A_1} B_1 + A_1 B_2 \overline{B_1} + \overline{A_2} A_1 B_2 \\ P_1 &= A_1 B_1 \end{split}$$

B. For Circuit X assume that AND gates have a propagation of 2 nS and a contamination delay of 1nS, while XOR gates have a propagation delay of 3 nS and contamination delay of 2 nS.

Compute the aggregate contamination and propagation delays for Circuit X. What is the maximum frequency that the inputs of Circuit X be changed while insuring that all outputs are stable for 5 nS?

The contamination delay of the circuit is obtained from the shortest path form an input to an output. In circuit X this path start at A1 (or B1) and ends at P1, encountering only one AND gates. Thus  $t_{CD} = 1$ ns.

The propagation delay of the circuit is obtined from the longest path from an input to an output. In circuit X this path starts at any of the inputs and ends at P4, encoutering two AND gates and one XOR gate. Thus  $t_{PD} = 2ns + 2ns + 3ns = 7ns$ .

The answer to the next part is best understood by drawing a timing diagram:



Thus if the inputs transition no faster than every 11ns (~90 MHz), the outputs will be stable for at least 5ns.

C. Suppose the gates below are added to Circuit X. How are the answers to part b) affected?



The shortest path from input to output now passes through three AND gates for outputs P1 and P8 and one AND gate and an XOR gate for outputs P2 and P4. Thus

 $t_{CD} = min(1ns + 1ns + 1ns, 1ns + 2ns) = 3ns.$ 

The path that creats the largest propagation delay in the circuit is still the path from any input to P4, so  $t_{PD}$  is still 7ns.

With this new circuit the inputs can transition every 9ns and still guarantee that the outputs will be stable for 5ns.



<u>Problem 7.</u> The Xilinx 4000 series field-programmable gate array (FPGA) can be programmed to emulate a circuit made up of many thousands of gates; for example, the XC4025E can emulate circuits with up to 25,000 gates. The heart of the FPGA architecture is a configurable logic block (CLB) which has a combinational logic subsection with the following circuit diagram:



There are two 4-input function generators and one 3-input function generator, each capable of implementing an arbitrary Boolean function of its inputs.

The function generators are actually small 16-by-1 and 8-by-1 memories that are used as lookup tables; when the Xilinx device is "programmed" these memories are filled with the appropriate values so that each generator produces the desired outputs. The multiplexer select signals (labeled "Mx" in the diagram) are also set by the programming process to configure the CLB. After programming, these Mx signals remain constant during CLB operation.

The following is a list of the possible configurations. For each configuration indicate how each the control signals should be programmed, which of the input lines (C1-C4, F1-F4, and G1-G4) are used, and what output lines (X, Y, or Z) the result(s) appear on.

A. An arbitrary function F of up to four input variables, plus another arbitrary function G of up to four unrelated input variables, plus a third arbitrary function H of up to three unrelated input variables.

```
Let X = F(F1, F2, F3, F4), Z = G(G1, G2, G3, G4), Y = H(C1, C2, C3). The necessary control signals are:
```

```
MA = 1

MB = 1

MC = 0 \text{ (select C1)}

MD = 1 \text{ (select C2)}

ME = 2 \text{ (select C3)}
```

B. An arbitrary single function of five variables.

Let Y = F(A1, A2, A3, A4, A5). This can be implemented using both 4-input logic functions, and selecting between the two outputs with the 3-input logic function.

Z=f(A1, A2, A3, A4, 0), X=f(A1, A2, A3, A4, 1), Y= Z if A5=0, else Y=X

So Z is calculating F for the case when A5 = 0, X is calculating F for the case when A5 = 1, and Y is selecting between X and Z with a multiplexer function. A1-A4 represents F1-F4 and G1-G4 (they're connected to the same 4 inputs) and A5 represents C1. The necessary control signals are:

MA = 0 MB = 0 MC = X (value doesn't matter) MD = X (value doesn't matter) ME = 0 (select C1)

C. An arbitrary function of four variables together with some functions of six variables. Characterize the functions of six variables that can be implemented.

Let Z = G(G1, G2, G3, G4) - any function of 4 variables.

X = F(F1, F2, F3, F4)Y = H(C1, C2, X) = H(C1, C2, F(F1, F2, F3, F4))

The functions of six variables which can be implemented (along with the 4-variable function) are all those functions that can be re-written as a function of 3 variables. The inputs to this function of three variables must be 2 of the original variables and some function of the remaining four variables. The necessary control signals are:

MA = 0MB = 1 MC = X (value doesn't matter) MD = 0 (select C1) ME = 1 (select C2)

D. Some functions of up to nine variables. Characterize the functions of up to nine variables that can be implemented.

Let

$$\begin{split} &X = F(F1, F2, F3, F4) \\ &Z = G(G1, G2, G3, G4) \\ &Y = H(C1, X, Z) = H(C1, F(F1, F2, F3, F4), G(G1, G2, G3, G4)) \end{split}$$

The functions of nine variables that can be implemented are all those functions that can be re-written as a function of 3 variables. The inputs to this three-variable function will be one of the original variables, plus two separate functions of 4 variables (these two 4-variable functions will have the remaining 8 original variables as inputs).

MA = 0 MB = 0 MC = X (value doesn't matter) MD = X (value doesn't matter)ME = 0 (select C1)

E. [Optional challenge] Can every function of six inputs be implemented? If so, explain how. If not, give a 6-input function and explain why it can't be implemented in the CLB.

The functions of 6 variables which we can implement must be of the form

Y = y(C1, C2, f(F1, F2, F3, F4))

or of the form

Y = y(C1, f(F1, F2, F3, F4), g(G1, G2, G3, G4))

(this second function will have some overlap between C1, F1-4, and G1-4; some variables will be connected to multiple inputs) Essentially, the functions we are able to implement are only those for which we can factor a set of 4 variables out of the equation. For example, the following function cannot be implemented by the CLB:

$$\label{eq:Y} \begin{split} \mathbf{Y} &= \mathbf{A}\mathbf{1}\mathbf{A}\mathbf{2}\mathbf{A}\mathbf{3}\mathbf{A}\mathbf{4}\mathbf{A}\mathbf{5} + \mathbf{A}\mathbf{1}\mathbf{A}\mathbf{2}\mathbf{A}\mathbf{3}\mathbf{A}\mathbf{4}\mathbf{A}\mathbf{6} + \mathbf{A}\mathbf{1}\mathbf{A}\mathbf{2}\mathbf{A}\mathbf{3}\mathbf{A}\mathbf{5}\mathbf{A}\mathbf{6} \\ &+ \mathbf{A}\mathbf{1}\mathbf{A}\mathbf{3}\mathbf{A}\mathbf{4}\mathbf{A}\mathbf{5}\mathbf{A}\mathbf{6} + \mathbf{A}\mathbf{2}\mathbf{A}\mathbf{3}\mathbf{A}\mathbf{4}\mathbf{A}\mathbf{5}\mathbf{A}\mathbf{6} \\ \end{split}$$

This function cannot be broken down into either of the forms mentioned above.